Misplaced Pages

Transmeta Crusoe: Difference between revisions

Article snapshot taken from Wikipedia with creative commons attribution-sharealike license. Give it a read and then ask your questions in the chat. We can research this topic together.
Browse history interactively← Previous editContent deleted Content addedVisualWikitext
Revision as of 12:08, 10 April 2024 editXxakixX (talk | contribs)135 edits ProductsTag: Visual edit: Switched← Previous edit Latest revision as of 07:14, 8 December 2024 edit undoNlaredo (talk | contribs)14 edits Add image of Transmeta Efficeon processor 
(7 intermediate revisions by 7 users not shown)
Line 1: Line 1:
{{Short description|Family of x86-compatible microprocessors}}

{{more footnotes needed|date=April 2010}} {{more footnotes needed|date=April 2010}}

] ]


Line 10: Line 13:
== Design == == Design ==
] ]
]


The Crusoe is notable for its method of achieving x86 compatibility. Instead of the instruction set architecture being implemented in hardware, or translated by specialized hardware, the Crusoe runs a software abstraction layer, or a ], known as the ] (CMS). The CMS translates ] instructions received from programs into native instructions for the microprocessor. In this way, the Crusoe can ] other ]s (ISAs). This is used to allow the microprocessors to emulate the Intel ]. In theory, it is possible for the CMS to be modified to emulate other ISAs. Transmeta demonstrated Crusoe executing ] by translating the bytecodes into instructions in its native instruction set. The addition of an abstraction layer between the x86 instruction stream and the hardware means that the hardware architecture can change without breaking compatibility, just by modifying the CMS. For example, ] — a second-generation Transmeta design — has a 256-bit-wide ] core versus the 128-bit core of the Crusoe. Efficeon also supports SSE instructions. The Crusoe is notable for its method of achieving x86 compatibility. Instead of the instruction set architecture being implemented in hardware, or translated by specialized hardware, the Crusoe runs a software abstraction layer, or a ], known as the ] (CMS). The CMS translates ] instructions received from programs into native instructions for the microprocessor. In this way, the Crusoe can ] other ]s (ISAs). This is used to allow the microprocessors to emulate the Intel ]. In theory, it is possible for the CMS to be modified to emulate other ISAs. Transmeta demonstrated Crusoe executing ] by translating the bytecodes into instructions in its native instruction set. The addition of an abstraction layer between the x86 instruction stream and the hardware means that the hardware architecture can change without breaking compatibility, just by modifying the CMS. For example, ] — a second-generation Transmeta design — has a 256-bit-wide ] core versus the 128-bit core of the Crusoe. Efficeon also supports SSE instructions.
Line 17: Line 21:
The Crusoe performs in software some of the functionality traditionally implemented in hardware (e.g. instruction re-ordering), resulting in simpler hardware with fewer ]s. The relative simplicity of the hardware means that Crusoe consumes less power (and therefore generates less heat) than other x86-compatible microprocessors running at the same frequency. A 700&nbsp;MHz Crusoe ran x86 programs at the speed of a 500&nbsp;MHz Pentium III x86 processor,<ref name="ref1">{{cite web|url=http://news.cnet.com/Transmeta-Are-the-chips-down/2100-1006_3-275353.html|title=Transmeta: Are the chips down?|first1=Michael|last1=Kanellos|first2=Rachel|last2=Konrad|publisher=]|date=November 5, 2001}}</ref> although the Crusoe processor was smaller and cheaper than the corresponding Intel processor.<ref name="ref1"/> The Crusoe performs in software some of the functionality traditionally implemented in hardware (e.g. instruction re-ordering), resulting in simpler hardware with fewer ]s. The relative simplicity of the hardware means that Crusoe consumes less power (and therefore generates less heat) than other x86-compatible microprocessors running at the same frequency. A 700&nbsp;MHz Crusoe ran x86 programs at the speed of a 500&nbsp;MHz Pentium III x86 processor,<ref name="ref1">{{cite web|url=http://news.cnet.com/Transmeta-Are-the-chips-down/2100-1006_3-275353.html|title=Transmeta: Are the chips down?|first1=Michael|last1=Kanellos|first2=Rachel|last2=Konrad|publisher=]|date=November 5, 2001}}</ref> although the Crusoe processor was smaller and cheaper than the corresponding Intel processor.<ref name="ref1"/>


The Crusoe was initially available in two forms: the TM3120 (later called TM3200) for embedded applications and the TM5400 for low-power personal computing.<ref>{{Cite web |date=2000-02-29 |title=Crusoe - a new world of mobility from Transmeta |url=http://www.transmeta.com:80/crusoe/family.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20000229090310/http://www.transmeta.com:80/crusoe/family.html |archive-date=2000-02-29 }}</ref> Both were based on the same architecture but differed in clock frequency and peripheral support. The TM3120/TM3200 were manufactured in speeds of 333(TM3120 only) 366 and, 400&nbsp;MHz using a 220&nbsp;nm process.<ref name=":1">{{Cite web |title=The Technology Behind Crusoe™ Processors |url=https://classes.engineering.wustl.edu/cse362/images/c/c7/Paper_aklaiber_19jan00.pdf |website=Washington University in St. Louise SCHOOL OF ENGINEERING AND APPLIED SCIENCE}}</ref><ref name=":2">{{Cite web |title=TM3120_DataSheet_1-18-00.pdf |url=http://www.transmeta.com/crusoe/download/pdf/TM3120_DataSheet_1-18-00.pdf |url-status=dead |archive-url=https://web.archive.org/web/20000819002430/http://www.transmeta.com/crusoe/download/pdf/TM3120_DataSheet_1-18-00.pdf |archive-date=2000-08-19 |access-date=2023-08-10 |website=Transmeta}}</ref><ref name=":3">{{Cite web |title=TM3200_ProductBrief_5-20-00.pdf |url=http://www.transmeta.com/crusoe/download/pdf/TM3200_ProductBrief_5-20-00.pdf |url-status=dead |archive-url=https://web.archive.org/web/20000818000537/http://www.transmeta.com/crusoe/download/pdf/TM3200_ProductBrief_5-20-00.pdf |archive-date=2000-08-18 |access-date=2023-08-10 |website=Transmeta}}</ref> It has a 96k L1 cache (64&nbsp;KB instruction and 32&nbsp;KB data) and no L2 cache. The TM3120/TM3200 has an integrated ] ] and a ] interface. It measures 77&nbsp;mm² and uses a 1.5&nbsp;V power supply, dissipating less than 1.5&nbsp;W of power (typically).<ref name=":1" /><ref name=":2" /><ref name=":3" /> The TM5400 differs from the TM3120/TM3200 with the inclusion of a 128K of L1 Cache(with the addition of 32KB data cache) as well as the addition of DDR memory support, 256 KB unified L2 cache and LongRun power reduction technology manufactured using a smaller 180&nbsp;nm process.<ref name=":1" /><ref name=":0">{{Cite web |title=TM5400_DataSheet_1-18-00.pdf |url=http://www.transmeta.com/crusoe/download/pdf/TM5400_DataSheet_1-18-00.pdf |url-status=dead |archive-url=https://web.archive.org/web/20000819002436/http://www.transmeta.com:80/crusoe/download/pdf/TM5400_DataSheet_1-18-00.pdf |archive-date=2000-08-19}}</ref> It measures 73&nbsp;mm² and uses a 1.10&nbsp;V (f = 25%) and 1.6&nbsp;V (f = 100%) power supply, dissipating 0.5–1.5&nbsp;W typically and a maximum of 6&nbsp;W.<ref name=":1" /><ref name=":0" /> Later the TM5600 was introduced as a higher end offering to the TM5400 with double the L2 cache (512 KB vs 256 KB).<ref name=":0" /><ref>{{Cite web |title=tm5400n5600_databook_001101.pdf |url=http://transmeta.com/crusoe_docs/tm5400n5600_databook_001101.pdf |url-status=dead |archive-url=https://web.archive.org/web/20031214014530/http://transmeta.com/crusoe_docs/tm5400n5600_databook_001101.pdf |archive-date=2003-12-14 |access-date=2023-08-10 |website=Transmeta}}</ref><ref>{{Cite web |title=tm5600_productbrief_000802.pdf |url=http://transmeta.com:80/crusoe_docs/tm5600_productbrief_000802.pdf |url-status=dead |archive-url=https://web.archive.org/web/20031214103237/http://transmeta.com/crusoe_docs/tm5600_productbrief_000802.pdf |archive-date=2003-12-14 |access-date=2023-08-10 |website=Transmeta}}</ref> Both the TM5400 and TM5600 operated at clock frequencies of 500–700&nbsp;MHz.<ref name=":4">{{Cite web |date=2000-11-15 |title=Crusoe - a new world of mobility from Transmeta |url=http://www.transmeta.com/crusoe/family.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20001115093400/http://www.transmeta.com/crusoe/family.html |archive-date=2000-11-15 }}</ref> The Crusoe was initially available in two forms: the TM3120 (later called TM3200) for embedded applications and the TM5400 for low-power personal computing.<ref>{{Cite web |date=2000-02-29 |title=Crusoe - a new world of mobility from Transmeta |url=http://www.transmeta.com:80/crusoe/family.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20000229090310/http://www.transmeta.com:80/crusoe/family.html |archive-date=2000-02-29 }}</ref> Both were based on the same architecture but differed in clock frequency and peripheral support. The TM3120/TM3200 were manufactured in speeds of 333(TM3120 only) 366 and, 400&nbsp;MHz using a 220&nbsp;nm process.<ref name=":1">{{Cite web |title=The Technology Behind Crusoe Processors |url=https://classes.engineering.wustl.edu/cse362/images/c/c7/Paper_aklaiber_19jan00.pdf |website=Washington University in St. Louise SCHOOL OF ENGINEERING AND APPLIED SCIENCE}}</ref><ref name=":2">{{Cite web |title=TM3120_DataSheet_1-18-00.pdf |url=http://www.transmeta.com/crusoe/download/pdf/TM3120_DataSheet_1-18-00.pdf |url-status=dead |archive-url=https://web.archive.org/web/20000819002430/http://www.transmeta.com/crusoe/download/pdf/TM3120_DataSheet_1-18-00.pdf |archive-date=2000-08-19 |access-date=2023-08-10 |website=Transmeta}}</ref><ref name=":3">{{Cite web |title=TM3200_ProductBrief_5-20-00.pdf |url=http://www.transmeta.com/crusoe/download/pdf/TM3200_ProductBrief_5-20-00.pdf |url-status=dead |archive-url=https://web.archive.org/web/20000818000537/http://www.transmeta.com/crusoe/download/pdf/TM3200_ProductBrief_5-20-00.pdf |archive-date=2000-08-18 |access-date=2023-08-10 |website=Transmeta}}</ref> It has a 96k L1 cache (64&nbsp;KB instruction and 32&nbsp;KB data) and no L2 cache. The TM3120/TM3200 has an integrated ] ] and a ] interface. It measures 77&nbsp;mm<sup>2</sup> and uses a 1.5&nbsp;V power supply, dissipating less than 1.5&nbsp;W of power (typically).<ref name=":1" /><ref name=":2" /><ref name=":3" /> The TM5400 differs from the TM3120/TM3200 with the inclusion of a 128K of L1 Cache(with the addition of 32&nbsp;KB data cache) as well as the addition of DDR memory support, 256&nbsp;KB unified L2 cache and LongRun power reduction technology manufactured using a smaller 180&nbsp;nm process.<ref name=":1" /><ref name=":0">{{Cite web |title=TM5400_DataSheet_1-18-00.pdf |url=http://www.transmeta.com/crusoe/download/pdf/TM5400_DataSheet_1-18-00.pdf |url-status=dead |archive-url=https://web.archive.org/web/20000819002436/http://www.transmeta.com:80/crusoe/download/pdf/TM5400_DataSheet_1-18-00.pdf |archive-date=2000-08-19}}</ref> It measures 73&nbsp;mm<sup>2</sup> and uses a 1.10&nbsp;V (f = 25%) and 1.6&nbsp;V (f = 100%) power supply, dissipating 0.5–1.5&nbsp;W typically and a maximum of 6&nbsp;W.<ref name=":1" /><ref name=":0" /> Later the TM5600 was introduced as a higher end offering to the TM5400 with double the L2 cache (512&nbsp;KB vs 256&nbsp;KB).<ref name=":0" /><ref>{{Cite web |title=tm5400n5600_databook_001101.pdf |url=http://transmeta.com/crusoe_docs/tm5400n5600_databook_001101.pdf |url-status=dead |archive-url=https://web.archive.org/web/20031214014530/http://transmeta.com/crusoe_docs/tm5400n5600_databook_001101.pdf |archive-date=2003-12-14 |access-date=2023-08-10 |website=Transmeta}}</ref><ref>{{Cite web |title=tm5600_productbrief_000802.pdf |url=http://transmeta.com:80/crusoe_docs/tm5600_productbrief_000802.pdf |url-status=dead |archive-url=https://web.archive.org/web/20031214103237/http://transmeta.com/crusoe_docs/tm5600_productbrief_000802.pdf |archive-date=2003-12-14 |access-date=2023-08-10 |website=Transmeta}}</ref> Both the TM5400 and TM5600 operated at clock frequencies of 500–700&nbsp;MHz.<ref name=":4">{{Cite web |date=2000-11-15 |title=Crusoe - a new world of mobility from Transmeta |url=http://www.transmeta.com/crusoe/family.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20001115093400/http://www.transmeta.com/crusoe/family.html |archive-date=2000-11-15 }}</ref>


The TM5500/TM5800 are die shrunk versions of the TM5400/5600 Built on a TSMC 130&nbsp;nm process at clock frequencies of 667-1000 Mhz.<ref>{{Cite web |date=2003-12-11 |title=Transmeta Corporation : Crusoe > Specifications > Crusoe TM5500 Processor |url=http://transmeta.com:80/crusoe/crusoe_tm5500.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20031211134237/http://transmeta.com:80/crusoe/crusoe_tm5500.html |archive-date=2003-12-11 }}</ref><ref>{{Cite web |date=2003-10-17 |title=Transmeta Corporation : Crusoe > Specifications > Crusoe TM5800 Processor |url=http://www.transmeta.com:80/crusoe/crusoe_tm5800.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20031017144537/http://www.transmeta.com:80/crusoe/crusoe_tm5800.html |archive-date=2003-10-17 }}</ref><ref name=":5">{{Cite web |title=tmta_processor_comparison.pdf |url=https://web.archive.org/web/20070101015549/http://www.transmeta.com:80/pdfs/brochures/tmta_processor_comparison.pdf |url-status=dead |archive-url=https://web.archive.org/web/20050513215251/http://www.transmeta.com/pdfs/brochures/tmta_processor_comparison.pdf |archive-date=2005-05-13 |access-date=2023-08-10 |website=Transmeta}}</ref> Embedded versions rated for 10 years of continuous use were marketed as Crusoe SE (for Special Embedded) TM55E/TM58E respectively at clock frequencies of 667-993 Mhz.<ref>{{Cite web |title=embedded_apps_030904.pdf |url=http://www.transmeta.com:80/pdfs/brochures/embedded_apps_030904.pdf |url-status=dead |archive-url=https://web.archive.org/web/20031118074614/http://www.transmeta.com:80/pdfs/brochures/embedded_apps_030904.pdf |archive-date=2003-11-18 |website=Transmeta}}</ref> The TM5500/TM5800 are die shrunk versions of the TM5400/5600 Built on a TSMC 130&nbsp;nm process at clock frequencies of 667-1000&nbsp;MHz.<ref>{{Cite web |date=2003-12-11 |title=Transmeta Corporation : Crusoe > Specifications > Crusoe TM5500 Processor |url=http://transmeta.com:80/crusoe/crusoe_tm5500.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20031211134237/http://transmeta.com:80/crusoe/crusoe_tm5500.html |archive-date=2003-12-11 }}</ref><ref>{{Cite web |date=2003-10-17 |title=Transmeta Corporation : Crusoe > Specifications > Crusoe TM5800 Processor |url=http://www.transmeta.com:80/crusoe/crusoe_tm5800.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20031017144537/http://www.transmeta.com:80/crusoe/crusoe_tm5800.html |archive-date=2003-10-17 }}</ref><ref name=":5">{{Cite web |title=tmta_processor_comparison.pdf |url=https://web.archive.org/web/20070101015549/http://www.transmeta.com:80/pdfs/brochures/tmta_processor_comparison.pdf |url-status=dead |archive-url=https://web.archive.org/web/20050513215251/http://www.transmeta.com/pdfs/brochures/tmta_processor_comparison.pdf |archive-date=2005-05-13 |access-date=2023-08-10 |website=Transmeta}}</ref> Embedded versions rated for 10 years of continuous use were marketed as Crusoe SE (for Special Embedded) TM55E/TM58E respectively at clock frequencies of 667-993&nbsp;MHz.<ref>{{Cite web |title=embedded_apps_030904.pdf |url=http://www.transmeta.com:80/pdfs/brochures/embedded_apps_030904.pdf |url-status=dead |archive-url=https://web.archive.org/web/20031118074614/http://www.transmeta.com:80/pdfs/brochures/embedded_apps_030904.pdf |archive-date=2003-11-18 |website=Transmeta}}</ref>


The TM5700/TM5900 removes SDRAM support for its integrated memory controller and now comes in a 54% smaller 399 pin FC-OBGA package rather than the ceramic 479 BGA package used previously.<ref name=":4" /><ref name=":5" /><ref>{{Cite web |date=2006-02-14 |title=Transmeta Corporation : Crusoe > Specifications > Crusoe TM5900/TM5700 Processors |url=http://www.transmeta.com:80/crusoe/crusoe_tm5900_tm5700.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20060214152402/http://www.transmeta.com:80/crusoe/crusoe_tm5900_tm5700.html |archive-date=2006-02-14 }}</ref> Clock speed remains the same at 667-1000mhz<ref>{{Cite web |title=crusoe_tm5700-tm5900_processor.pdf |url=http://www.transmeta.com/pdfs/brochures/crusoe_tm5700-tm5900_processor.pdf |url-status=dead |archive-url=https://web.archive.org/web/20050513215933/http://www.transmeta.com/pdfs/brochures/crusoe_tm5700-tm5900_processor.pdf |archive-date=2005-05-13 |access-date=2023-08-10 |website=Transmeta}}</ref> The TM5700/TM5900 removes SDRAM support for its integrated memory controller and now comes in a 54% smaller 399 pin FC-OBGA package rather than the ceramic 479 BGA package used previously.<ref name=":4" /><ref name=":5" /><ref>{{Cite web |date=2006-02-14 |title=Transmeta Corporation : Crusoe > Specifications > Crusoe TM5900/TM5700 Processors |url=http://www.transmeta.com:80/crusoe/crusoe_tm5900_tm5700.html |access-date=2023-08-10 |archive-url=https://web.archive.org/web/20060214152402/http://www.transmeta.com:80/crusoe/crusoe_tm5900_tm5700.html |archive-date=2006-02-14 }}</ref> Clock speed remains the same between 667 and 1000&nbsp;MHz.<ref>{{Cite web |title=crusoe_tm5700-tm5900_processor.pdf |url=http://www.transmeta.com/pdfs/brochures/crusoe_tm5700-tm5900_processor.pdf |url-status=dead |archive-url=https://web.archive.org/web/20050513215933/http://www.transmeta.com/pdfs/brochures/crusoe_tm5700-tm5900_processor.pdf |archive-date=2005-05-13 |access-date=2023-08-10 |website=Transmeta}}</ref>


== Production == == Production ==
Transmeta was a ] company, without the facilities to fabricate their designs. Instead, both processors were fabricated by ], the semiconductor business of ] (IBM). IBM fabricated the Crusoe in a 0.18&nbsp;µm CMOS process with five levels of ]. Transmeta was a ] company, without the facilities to fabricate their designs. Instead, both processors were fabricated by ], the semiconductor business of ] (IBM). IBM fabricated the Crusoe in a 0.18&nbsp;μm CMOS process with five levels of ].


== Software limitations == == Software limitations ==
Line 30: Line 34:


== Products == == Products ==

{{div col}} {{div col}}
* ] Proxy SG210-25 (800&nbsp;MHz TM5800) * ] Proxy SG210-25 (800&nbsp;MHz TM5800)
Line 61: Line 64:
* Sony ] and PCG-U3 * Sony ] and PCG-U3
* Sony ], PCG-C1VP, PCG-C1VPK and PCG-C1VN * Sony ], PCG-C1VP, PCG-C1VPK and PCG-C1VN
* Sony VAIO PCG-GT1 (with TM5600 at 600&nbsp;Mhz)<ref>{{Cite web|title=Sony Vaio GT1 - Hybrid aus Crusoe-Notebook und DV-Kamera|url=https://www.golem.de/0102/12396.html|access-date=2024-04-10|website=www.golem.de}}</ref> * Sony VAIO PCG-GT1 (with TM5600 at 600&nbsp;MHz)<ref>{{Cite web|title=Sony Vaio GT1 - Hybrid aus Crusoe-Notebook und DV-Kamera|url=https://www.golem.de/0102/12396.html|access-date=2024-04-10|date=2001-02-16|website=]|language=de|last=Klaß|first=Christian|trans-title=Sony Vaio GT1 - hybrid of Crusoe notebook and DV camera}}</ref>
* Syntax A530 laptop (TM5600 clocked at 599.174&nbsp;MHz) * Syntax A530 laptop (TM5600 clocked at 599.174&nbsp;MHz)
* ] Wireless Thin Client TWN-5213 CU
* TDV Vison V800XPT Tablet * TDV Vison V800XPT Tablet
* ] L1, L2, L3, L3 Adidas Edition and L5 (L1–L3 at 600&nbsp;MHz and L5 at 800&nbsp;MHz) * ] L1, L2, L3, L3 Adidas Edition and L5 (L1–L3 at 600&nbsp;MHz and L5 at 800&nbsp;MHz)
Line 68: Line 72:


== References == == References ==

{{reflist}} {{reflist}}


== Further reading == == Further reading ==

* Halfhill, Tom R. (14 February 2000). "Transmeta Breaks x86 Low-Power Barrier". '']''. * Halfhill, Tom R. (14 February 2000). "Transmeta Breaks x86 Low-Power Barrier". '']''.
* Halfhill, Tom R. (10 July 2000). "Top PC Vendors Adopt Crusoe". '']''. * Halfhill, Tom R. (10 July 2000). "Top PC Vendors Adopt Crusoe". '']''.


== External links == == External links ==

* {{webarchive |url=https://web.archive.org/web/20171229221932/http://tuxmobil.org/cpu_transmeta.html |title=Linux on laptops and notebooks with Transmeta CPUs }} * {{webarchive |url=https://web.archive.org/web/20171229221932/http://tuxmobil.org/cpu_transmeta.html |title=Linux on laptops and notebooks with Transmeta CPUs }}
* *

Latest revision as of 07:14, 8 December 2024

Family of x86-compatible microprocessors
This article includes a list of general references, but it lacks sufficient corresponding inline citations. Please help to improve this article by introducing more precise citations. (April 2010) (Learn how and when to remove this message)
A Transmeta Crusoe

The Transmeta Crusoe is a family of x86-compatible microprocessors developed by Transmeta and introduced in 2000.

Instead of the instruction set architecture being implemented in hardware, or translated by specialized hardware, the Crusoe runs a software abstraction layer, or a virtual machine, known as the Code Morphing Software (CMS). The CMS translates machine code instructions received from programs into native instructions for the microprocessor. In this way, the Crusoe can emulate other instruction set architectures (ISAs). This is used to allow the microprocessors to emulate the Intel x86 instruction set.

Photo of CPUID for Transmeta Crusoe TM5800 800 MHz on Fujitsu P2040

Design

A Transmeta CPU from a Fujitsu Lifebook P series laptop
Transmeta Efficeon
Transmeta Efficeon (TM8000)

The Crusoe is notable for its method of achieving x86 compatibility. Instead of the instruction set architecture being implemented in hardware, or translated by specialized hardware, the Crusoe runs a software abstraction layer, or a virtual machine, known as the Code Morphing Software (CMS). The CMS translates machine code instructions received from programs into native instructions for the microprocessor. In this way, the Crusoe can emulate other instruction set architectures (ISAs). This is used to allow the microprocessors to emulate the Intel x86 instruction set. In theory, it is possible for the CMS to be modified to emulate other ISAs. Transmeta demonstrated Crusoe executing Java bytecode by translating the bytecodes into instructions in its native instruction set. The addition of an abstraction layer between the x86 instruction stream and the hardware means that the hardware architecture can change without breaking compatibility, just by modifying the CMS. For example, Transmeta Efficeon — a second-generation Transmeta design — has a 256-bit-wide VLIW core versus the 128-bit core of the Crusoe. Efficeon also supports SSE instructions.

The Crusoe is a VLIW microprocessor that executes bundles of instructions, termed molecules by Transmeta. Each molecule contains multiple instructions, termed atoms. The Code Morphing Software translates x86 instructions into native instructions. The native instructions are 32 bits long. Instructions that meet a set of conditions can be executed simultaneously and are combined to form a 64- or 128-bit molecule containing two or four atoms, respectively. In the event that there are not enough instructions to fill a molecule, the software inserts NOPs as padding to fill out empty slots. This is required in all VLIW architectures and is criticised for being inefficient, which is why there are molecules of two separate lengths.

The Crusoe performs in software some of the functionality traditionally implemented in hardware (e.g. instruction re-ordering), resulting in simpler hardware with fewer transistors. The relative simplicity of the hardware means that Crusoe consumes less power (and therefore generates less heat) than other x86-compatible microprocessors running at the same frequency. A 700 MHz Crusoe ran x86 programs at the speed of a 500 MHz Pentium III x86 processor, although the Crusoe processor was smaller and cheaper than the corresponding Intel processor.

The Crusoe was initially available in two forms: the TM3120 (later called TM3200) for embedded applications and the TM5400 for low-power personal computing. Both were based on the same architecture but differed in clock frequency and peripheral support. The TM3120/TM3200 were manufactured in speeds of 333(TM3120 only) 366 and, 400 MHz using a 220 nm process. It has a 96k L1 cache (64 KB instruction and 32 KB data) and no L2 cache. The TM3120/TM3200 has an integrated SDRAM memory controller and a PCI interface. It measures 77 mm and uses a 1.5 V power supply, dissipating less than 1.5 W of power (typically). The TM5400 differs from the TM3120/TM3200 with the inclusion of a 128K of L1 Cache(with the addition of 32 KB data cache) as well as the addition of DDR memory support, 256 KB unified L2 cache and LongRun power reduction technology manufactured using a smaller 180 nm process. It measures 73 mm and uses a 1.10 V (f = 25%) and 1.6 V (f = 100%) power supply, dissipating 0.5–1.5 W typically and a maximum of 6 W. Later the TM5600 was introduced as a higher end offering to the TM5400 with double the L2 cache (512 KB vs 256 KB). Both the TM5400 and TM5600 operated at clock frequencies of 500–700 MHz.

The TM5500/TM5800 are die shrunk versions of the TM5400/5600 Built on a TSMC 130 nm process at clock frequencies of 667-1000 MHz. Embedded versions rated for 10 years of continuous use were marketed as Crusoe SE (for Special Embedded) TM55E/TM58E respectively at clock frequencies of 667-993 MHz.

The TM5700/TM5900 removes SDRAM support for its integrated memory controller and now comes in a 54% smaller 399 pin FC-OBGA package rather than the ceramic 479 BGA package used previously. Clock speed remains the same between 667 and 1000 MHz.

Production

Transmeta was a fabless semiconductor company, without the facilities to fabricate their designs. Instead, both processors were fabricated by IBM Microelectronics, the semiconductor business of International Business Machines (IBM). IBM fabricated the Crusoe in a 0.18 μm CMOS process with five levels of copper interconnect.

Software limitations

The Crusoe processor supports MMX but not SSE. As of 2022, most browsers on Windows and Linux, and some other programs, need SSE or SSE2 support; therefore, that software will no longer run on the Crusoe platform. For example, Firefox dropped support for systems without SSE2 in 2017, although K-Meleon could run without SSE on Windows XP. The Efficeon processor added support for SSE and SSE2.

Products

  • Blue Coat Systems Proxy SG210-25 (800 MHz TM5800)
  • Casio Cassiopeia Fiva MPC-205/206E
  • Casio MPC-701 pen tablet PC
  • Compaq TC1000
  • Compaq T5300, T5500, T5510, T5515, T5700 and T5710 thin clients
  • Dialogue Flybook A33i/V33i
  • ECS EZ-Tablet EZ30
  • ECS i-Buddie A907
  • ECS A530 (ODM, was sold as IRu Stilo 1514 and PCChips A530)
  • Flybook
  • Fujitsu FMV-BIBLO LOOX s5/53w, t5/53w, t5/53
  • Fujitsu / Siemens Futro S300 (800 MHz TM5800)
  • Fujitsu LifeBook P1032, P1100, P1120, P2040, P2110, P2120
  • Gateway Touch Pad
  • HP Compaq t5300 thin client (with TM5600 533 MHz)
  • HP Compaq t5500 thin client (with TM5800 733 MHz)
  • HP Compaq t5700 thin client (with TM5800 733 MHz or 1 GHz)
  • NEC LaVie MX
  • MSI PenNote3100 (TM5800 at 1 GHz)
  • NEC PowerMate Eco
  • NEC Versa DayLite/UltraLite
  • OQO Model 01 and 01+
  • Orion Multisystems DT-12 desktop cluster workstation
  • Orion Multisystems DS-96 deskside cluster workstation
  • RLX ServerBlade 1000t
  • Sharp Actius/Mebius MM10
  • SONICblue ProGear information appliance
  • Sony VAIO PCG-U1 and PCG-U3
  • Sony VAIO PCG-C1VE, PCG-C1VP, PCG-C1VPK and PCG-C1VN
  • Sony VAIO PCG-GT1 (with TM5600 at 600 MHz)
  • Syntax A530 laptop (TM5600 clocked at 599.174 MHz)
  • Tatung Wireless Thin Client TWN-5213 CU
  • TDV Vison V800XPT Tablet
  • Toshiba Libretto L1, L2, L3, L3 Adidas Edition and L5 (L1–L3 at 600 MHz and L5 at 800 MHz)

References

  1. ^ Kanellos, Michael; Konrad, Rachel (November 5, 2001). "Transmeta: Are the chips down?". CNET.
  2. "Crusoe - a new world of mobility from Transmeta". 2000-02-29. Archived from the original on 2000-02-29. Retrieved 2023-08-10.
  3. ^ "The Technology Behind Crusoe Processors" (PDF). Washington University in St. Louise SCHOOL OF ENGINEERING AND APPLIED SCIENCE.
  4. ^ "TM3120_DataSheet_1-18-00.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2000-08-19. Retrieved 2023-08-10.
  5. ^ "TM3200_ProductBrief_5-20-00.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2000-08-18. Retrieved 2023-08-10.
  6. ^ "TM5400_DataSheet_1-18-00.pdf" (PDF). Archived from the original (PDF) on 2000-08-19.
  7. "tm5400n5600_databook_001101.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2003-12-14. Retrieved 2023-08-10.
  8. "tm5600_productbrief_000802.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2003-12-14. Retrieved 2023-08-10.
  9. ^ "Crusoe - a new world of mobility from Transmeta". 2000-11-15. Archived from the original on 2000-11-15. Retrieved 2023-08-10.
  10. "Transmeta Corporation : Crusoe > Specifications > Crusoe TM5500 Processor". 2003-12-11. Archived from the original on 2003-12-11. Retrieved 2023-08-10.
  11. "Transmeta Corporation : Crusoe > Specifications > Crusoe TM5800 Processor". 2003-10-17. Archived from the original on 2003-10-17. Retrieved 2023-08-10.
  12. ^ "tmta_processor_comparison.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2005-05-13. Retrieved 2023-08-10.
  13. "embedded_apps_030904.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2003-11-18.
  14. "Transmeta Corporation : Crusoe > Specifications > Crusoe TM5900/TM5700 Processors". 2006-02-14. Archived from the original on 2006-02-14. Retrieved 2023-08-10.
  15. "crusoe_tm5700-tm5900_processor.pdf" (PDF). Transmeta. Archived from the original (PDF) on 2005-05-13. Retrieved 2023-08-10.
  16. Halfhil, Tom R. (February 14, 2000). "Transmeta Breaks x86 Low-Power Barrier" (PDF). Microprocessor Report. Although the FPU/multimedia unit can handle the same data types as Intel's MMX instructions, Crusoe chips don't have the new 128-bit registers defined by Intel's SSE (Streaming SIMD Extensions). Transmeta says Crusoe could emulate SSE-type instructions and registers, but there's not enough software support for SSE to justify the effort at this time.
  17. "Last versions of Windows applications that do not require SSE2 - Matej Horvat". matejhorvat.si. Retrieved 2022-05-16.
  18. "What version of Fire Fox for XP and site to download from? | Firefox Support Forum | Mozilla Support". support.mozilla.org. Retrieved 2022-05-16.
  19. Case, Loy (October 15, 2003). "Transmeta Unveils the Efficeon". ExtremeTech.
  20. "Linux on a Fujitsu P2040". jcl@hunch.net. Retrieved 2022-05-15.
  21. "Thin Clients: HP T5300". Parkytowers.me.uk. Retrieved 2013-07-08.
  22. "HP Thin Client: T5700". Parkytowers.me.uk. Retrieved 2013-07-08.
  23. "Pen Computing Magazine: SONICBlue ProGear". www.pencomputing.com. Retrieved 2020-08-28.
  24. Klaß, Christian (2001-02-16). "Sony Vaio GT1 - Hybrid aus Crusoe-Notebook und DV-Kamera" [Sony Vaio GT1 - hybrid of Crusoe notebook and DV camera]. Golem.de (in German). Retrieved 2024-04-10.

Further reading

External links

Categories: