Revision as of 01:39, 30 September 2007 editCesarB (talk | contribs)Administrators14,429 editsm rm strange leftover text← Previous edit | Revision as of 17:42, 14 October 2007 edit undoRupertMillard (talk | contribs)Extended confirmed users1,093 edits Proposing merge to Standard cellNext edit → | ||
Line 1: | Line 1: | ||
{{mergeto|Standard cell|Talk:Standard cell#Proposed_merge_from_Library_.28electronics.29|date=October 2007}} | |||
{{Wikify|date=April 2007}} | {{Wikify|date=April 2007}} | ||
Revision as of 17:42, 14 October 2007
It has been suggested that this article be merged into Standard cell and Talk:Standard cell#Proposed_merge_from_Library_.28electronics.29. (Discuss) Proposed since October 2007. |
Template:Wikify is deprecated. Please use a more specific cleanup template as listed in the documentation. |
In electronic design, library often refers to a collection of cells, macros or functional units that perform common operations and are used to build more complex logic blocks.
A standard cell library is a collection of low level logic functions such as AND, OR, INVERT, flip-flops, latches and buffers. These cells are realized as fixed height, variable width full custom cells. The key aspect with these libraries is that they are of a fixed height, which enables them to be placed in rows, easing the process of automated digital layout. The cells are typically optimised full custom layouts, which maximise delays and minimise area.
A typical standard cell library contains two main components:
- Timing Abstract (This is generally in the Synopsys Liberty format)
This provides functional definitions, timing, power and noise information for each cell. - Layout Abstract (Common formats that are in use are the Cadence LEF format, and the Synopsys Milkyway format)
These contain reduced information about the cell layouts, which is sufficient for automated "Place and Route" tools.
They also may contain the following additional components:
- A full layout of the cells
- Spice models of the cells
- Verilog models or VHDL Vital models
- Parasitic extraction models
- DRC rule decks
An example is a simple XOR logic gate, which can be formed from OR, INVERT and AND gates.
This electronics-related article is a stub. You can help Misplaced Pages by expanding it. |