Misplaced Pages

Level-sensitive scan design

Article snapshot taken from Wikipedia with creative commons attribution-sharealike license. Give it a read and then ask your questions in the chat. We can research this topic together.
Part of an integrated circuit manufacturing test process
This article does not cite any sources. Please help improve this article by adding citations to reliable sources. Unsourced material may be challenged and removed.
Find sources: "Level-sensitive scan design" – news · newspapers · books · scholar · JSTOR (March 2022) (Learn how and when to remove this message)
"LSSD" redirects here. For the school district in Tennessee, see Lebanon Special School District.

Within the field of electronics Level-sensitive scan design (LSSD) is part of an integrated circuit manufacturing test process. It is a DFT scan design method which uses separate system and scan clocks to distinguish between normal and test mode. Latches are used in pairs, each has a normal data input, data output and clock for system operation. For test operation, the two latches form a master/slave pair with one scan input, one scan output and non-overlapping scan clocks A and B which are held low during system operation but cause the scan data to be latched when pulsed high during scan.

	  ____
	 |    |
 Sin ----|S   |
 A ------|>   |
	 |   Q|---+--------------- Q1
 D1 -----|D   |   |
 CLK1 ---|>   |   |
	 |____|	  |    ____
		  |   |	   |
		  +---|S   |
 B -------------------|>   |
		      |	  Q|------ Q2 / SOut
 D2 ------------------|D   |
 CLK2 ----------------|>   |
		      |____|

In a single latch LSSD configuration, the second latch is used only for scan operation. Allowing it to be used as a second system latch reduces the silicon overhead.

See also

References

Category: